Teaching Plan for the Subject

Educational Guide (v1.0)

| Academic course:                                    | 2011-12                                                                                                                                              |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name of the subject:<br>Codiassignatura:<br>Degree: | Digital Logic and Computers<br>21407, 21298 i 21596<br>Bachelor's degree in Computer Engineering,<br>Bachelor's degree in Telecommunications Network |
|                                                     | Engineering and Bachelor's degree in Audiovisual<br>Systems Engineering                                                                              |
| Credits ECTS:                                       | 6                                                                                                                                                    |
| Hours of dedication:                                | 150                                                                                                                                                  |
| Teachers:                                           | Enric Peig, Montserrat Fernández, Chema Martínez,<br>Carlos Encabo, Chong Zhang, Luis Bobo                                                           |
| Group:                                              | 1i2                                                                                                                                                  |

# **Educational Guide**

#### 1. Descriptive data of the subject

- Academic course: 2011-12
- Name of the subject: Digital Logic and Computers 21298 and 21596

Codi: 21407,

- Type of subject: Basic
- Degree: Bachelor's degree in Computer Engineering, Bachelor's degree in Telecommunications Network Engineering and Bachelor's degree in Audiovisual Systems Engineering
- Credits ECTS: 6
- Hours of dedication: 150
- Temporalization:
  - Course: 1r
  - Type: bitrimestral
  - Period: 2nd and 3rd trimester
- Coordination: Enric Peig
- Teachers: Enric Peig, Montserrat Fernández, Chema Martínez, Carlos Encabo, Chong Zhang, Luis Bobo
- Departament: Tecnologies de la Informació i les Comunicacions
- Group: 1, 2
- language: EP: Catalan; MF: Catalan; ChM: Spanish, CE: Spanish; ChZ: Spanish / English; LB: Spanish
- Building where the subject is taught: Campus de la Comunicació-Poblenou
- Schedule:

Group 1: Tuesday, 12:30-14:30 Wednesday, 8:30-10:30 Friday, 8:30-10:30

Group 2 Wednesday, 12:30-14:30 Thursday, 8:30-10:30 Friday, 12:30-14:30

#### 2. Presentation of the subject

Digital Logic and Computers aims to show the principles of the technologies used in the development of computer architectures. The main objective of the subject is that the student acquires a good level of knowledge of the operation of computers, at the hardware level.

The first part of the subject presents the principles of operation of digital systems in general. Binary information representation systems, the principles of Boolean algebra, and the techniques of analysis and design of combinational logic systems are studied.

In the second part, the sequential logic systems, their basic elements, are presented, and a methodology is proposed to analyze and synthesize them. Next, we explain the architectural model of Von Neumann, which is based on the large part of computer systems. This model subdivides a computer into three subsystems: processor, memory and input / output. In this subject, the student is introduced into the operation of the processor, through the study of a simple processor. The study of a real processor and the memory and input / output subsystems is left for the Computer Architecture subject.

The subject has a considerable load of new concepts for the first year student, but that will be acquired progressively through the carrying out of exercises and practices in the laboratory, so that the necessary memorization is minimal. Therefore, it can be said that you have to pay as much or more attention to the procedures as the new concepts.

#### 3. Prerequisites for the follow-up of the training itinerary

Being a first-year subject, prior knowledge is not required beyond those acquired in the baccalaureate.

# 4. Skills to be achieved in the subject

| General competences                        | Specific competences                                                                                                   |  |  |  |
|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Instrumental                               | 1. Knowledge of the basic principles of digital electronics                                                            |  |  |  |
| 1. Capacity for analysis and synthesis     | 2. Knowledge of the binary number system, and how it is used to represent natural numbers, integers and real ones.     |  |  |  |
| 2. Troubleshooting<br>3. Logical reasoning | 3. Sum and subtraction operations and detection of overflow with numbers in                                            |  |  |  |
| 4. Organization of time and planning       | <ul><li>binary</li><li>4. Knowledge of Boolean algebra and its</li></ul>                                               |  |  |  |
| Systemic                                   | 5. Simplification of logical functions                                                                                 |  |  |  |
| knowledge to practice                      | <ol> <li>Design of combinational logic systems</li> </ol>                                                              |  |  |  |
|                                            | 7. Use of combinational functional blocks to design more complex systems                                               |  |  |  |
|                                            | 8. Knowledge of bistable devices                                                                                       |  |  |  |
|                                            | 9. Design of sequential logic systems                                                                                  |  |  |  |
|                                            | 10. Use of sequential functional blocks to design more complex systems                                                 |  |  |  |
|                                            | 11. Knowledge of the Von Neumann<br>model for computers and the main<br>features of their elements                     |  |  |  |
|                                            | 12. Understanding the operation of a simple processor                                                                  |  |  |  |
|                                            | 13. Write simple programs in assembly language                                                                         |  |  |  |
|                                            | 14. Making small modifications to the simple processor architecture                                                    |  |  |  |
|                                            | 15. Understanding the high level step at<br>low level and related tools such as the<br>memory map and the symbol table |  |  |  |
|                                            | 16. Use of a simulator to see the operation of the processor                                                           |  |  |  |

#### 5. Learning objectives

In this subject, it is intended that students be able to analyze the operation of combinational and sequential logic systems, as well as design simple systems, either following formal procedures or with more intuitive and creative methods. All this should allow students to understand the operating bases of computers, and how they are able to execute the code that is provided through the programs.

To be able to perform these processes of analysis and design of logical systems, it is imperative to master the methods of binary representation of the numbers and principles of Boolean algebra, which is the one that allows mathematical modeling of the operation of logical systems.

Another great goal is to know the operating principles of computers and how they are able to execute the code that is provided through the programs. This implies for a corner to extend the knowledge about the logical systems introduced in the first part, with the sequential systems, and for another to present the architectural model that follow the computers, which allows to dissect the tasks performed by the computer for functional blocks .

This knowledge of the operation of computers is achieved both from the point of view of the analysis and from the synthesis. If the students are capable of designing new circuits or modifying the ones analyzed, the degree of achievement is much more satisfactory.

#### 6. Evaluation

#### 6.1 General evaluation criteria

To pass the subject, students must pass the final exam and conduct 7 practical sessions in the laboratory. These practices will be reviewed and rated by the teachers during the laboratory sessions, and the score will be equal to or greater than 5 if they have been made in a beneficial way. The practices will be carried out in groups of 3 students.

If a group has not been able to deliver any of the practices, the assessment will be carried out in a personal interview with the laboratory professor, which must be arranged during tutoring hours before the period of the examinations of the trimester.

Seminar sessions will be proposed and will include a series of exercises that, in the same way as practices, have a continuous assessment. The main objective is that the student can be aware of the level of achievement of the competences.

At the end of the second trimester there will be an exam that will cover the subject corresponding to the second trimester. At the end of the third trimester there will be another exam that will have two parts: the first (which will contain questions related only to the competences worked in the second trimester) will have to be carried out by the students who have suspended the examination of the second term, and the Second, for all, that will be related to all the competences, but with more emphasis on those of the third trimester. The September exam will have the same structure as in June.

With the approved two parts, the examination mark is the average of the two.

The final grade of the subject will be the sum of 75% of the exam mark and 25% of the practical mark. It is essential to have 5 or more points in the two partial notes to be able to pass the subject.

If all the exercises carried out in the seminar sessions are delivered, the final grade will be uploaded to one more point (depending on the correctness of the exercises), provided the final grade is equal to or greater than 5.

Any of the four notes (examination of the first part, examination of the second part, practices or exercises) can be saved until the September call. In no case do one course for another.

# 6.2 Concretion for competencies

| Skills to be achieved in the subject                                                                                     | Achievement indicator                                                                                     | Achievement Evaluation<br>indicator procedure                         |                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Subject1. Knowledge of the<br>basic principles of<br>digital electronics2. Knowledge of the<br>binary number system,<br> | Correctly<br>answer the<br>questions of<br>the final exam<br>Correctly solve<br>the exercises<br>proposed | Exam with<br>problems<br>and<br>theoretical<br>questions<br>Exercises | At the end of the<br>trimester<br>Exercises to be<br>solved in the<br>seminar<br>sessions |
| through Veitch-<br>Karnaugh maps                                                                                         |                                                                                                           |                                                                       |                                                                                           |
| 8. Knowledge of bistable devices                                                                                         |                                                                                                           |                                                                       |                                                                                           |
| <ol> <li>Design of<br/>combinational logic<br/>systems</li> <li>Use of combinational</li> </ol>                          | Correctly<br>answer the<br>questions of<br>the final exam                                                 | Exam with<br>problems<br>and<br>theoretical<br>questions              | At the end of the trimester                                                               |
| functional blocks to<br>design more complex<br>systems                                                                   | Perform the practices                                                                                     | Laboratory<br>practices                                               | Practices to be performed in                                                              |
| <ol> <li>Design of sequential<br/>logic systems</li> </ol>                                                               | satisfactorily                                                                                            |                                                                       | the laboratory sessions                                                                   |
| 10. Use of sequential<br>functional blocks to<br>design more complex<br>systems                                          |                                                                                                           |                                                                       |                                                                                           |

#### 7. Contents

#### 7.1 Content blocks

- 1. Binary representation of the information
- 2. Boolean algebra and logic gates
- 3. Analysis and synthesis of combinational logic systems
- 4. Analysis and synthesis of sequential logic systems
- 5. The Von Neumann model for computers
- 6. The processor subsystem

#### 7.2 Organization and content specification

#### Content block 1.-Binary representation of the information

| Concepts                                                                                                                                                                   | Procedures                                                                                                                                                                                                             | Attitudes |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| <ol> <li>Binary and<br/>hexadecimal<br/>numbering systems</li> <li>Pure binary<br/>system and arbitrary<br/>codes</li> <li>Representation in<br/>complement for</li> </ol> | <ol> <li>Basic changes between<br/>base 10, 2 and 16</li> <li>Basic arithmetic operations<br/>in binary, in the different<br/>formats of representation</li> <li>Construction of arbitrary<br/>binary codes</li> </ol> |           |
| integers<br>4. Representation of<br>real numbers                                                                                                                           |                                                                                                                                                                                                                        |           |

#### Content block 2. -Boolean algebra and logic doors

| Concepts                                                               | Procedures                                              | Attitudes |
|------------------------------------------------------------------------|---------------------------------------------------------|-----------|
| 1. Truth table                                                         | 1. Simplification of Boolean                            |           |
| 2. Logical doors                                                       | methods                                                 |           |
| <ol> <li>Postulates and<br/>theorems of Boolean<br/>Algebra</li> </ol> | 2. Implementation of Boolean functions with logic doors |           |
| 4. Normal forms of a Boolean function                                  |                                                         |           |

| Concepts                                                                        | Procedures                                                                                                                  | Attitudes                         |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 1. Veitch-Karnaugh<br>Diagrams                                                  | . 1. Minimization of logical functions with V-K diagrams                                                                    | 1. Clarity and<br>neatness in the |
| 2. Functional blocks:<br>encoders, decoders,<br>multiplexers,<br>demultiplexers | <ul> <li>2. Analysis of the behavior of combinational systems</li> <li>3. Design of simple combinational systems</li> </ul> | practices                         |
| 3. Arithmetic blocks:<br>adders, resellers,<br>comparators                      |                                                                                                                             |                                   |

### Content block 3. -Analysis and synthesis of combinational logic systems

### Content block 4. - Analysis and synthesis of sequential logic systems

| Concepts                                                            | Procedures                                                       | Attitudes                                               |
|---------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------|
| 1. Biestables RS, JK, D<br>and T: Behavior and<br>excitation tables | . 1. Analysis of the behavior of sequential systems: chronograms | 1. Clarity and<br>neatness in the<br>realization of the |
| 2. Synchrony by level and by flank                                  | 2. Design of simple sequential systems                           | practices                                               |
| 3. Functional blocks: registers and counters                        | . 3. Methods of Moore and<br>Mealy for sequential systems        |                                                         |
| 4. State diagrams to model the behavior of sequential systems       |                                                                  |                                                         |

#### Content block 5. - The Von Neumann model for computers

| Concepts                                                         | Procedures | Attitudes |
|------------------------------------------------------------------|------------|-----------|
| 1. The Von<br>Neumann model                                      |            |           |
| 2. Processor<br>subsystems,<br>memory, input /<br>output         |            |           |
| 3. Hierarchical<br>structure of<br>computers: the main<br>levels |            |           |

# Content block 6. - The processor subsystem

| Concepts                                 | Procedures                                                | Attitudes                      |
|------------------------------------------|-----------------------------------------------------------|--------------------------------|
| 1. Process unit and control unit         | . 1. Write simple programs in assembler language          | 1. Clarity and neatness in the |
| 2. Assembler<br>language                 | 2. Step of code of high<br>level to low level             | realization of the practices   |
| 3. Tools for the realization of programs | . 3. Analysis of the operation of a processor             |                                |
| in machine language                      | 4. Small modifications to the architecture of a processor |                                |

#### 8. Methodology

#### 8.1 Methodological focus of the subject

In theory sessions, all in large groups, the basic theoretical concepts will be introduced and the appropriate procedures for problem solving will be shown. The seminar sessions will discuss the problems that the students have previously worked on, and the doubts that may arise will be resolved. Laboratory sessions will be carried out with software that allows you to design logic circuits and check their operation. The objective is double: for a corner they must serve to understand and consolidate the theoretical concepts and on the other serve as indicators of evaluation of the achievement of the competences related to the design of logical systems.

The work outside the classroom will consist basically in the resolution of proposed problems and the preparation of the practices and the realization of previous studies.

# 8.2 Temporary organization: sessions, learning activities and estimated time of dedication

| Block of contents                                        | Big group                                     | Laboratory                    | Seminar                       |
|----------------------------------------------------------|-----------------------------------------------|-------------------------------|-------------------------------|
| Introduction                                             | T <sub>1</sub>                                |                               |                               |
| 1. Binary representation of the information              | T <sub>1</sub>                                |                               | S <sub>1</sub>                |
| 2. Boolean algebra and logic gates                       | T <sub>2</sub>                                |                               | S <sub>1</sub>                |
| 3. Analysis and synthesis of combinational logic systems | $T_3 T_4 T_5 T_6 T_7$                         | $P_1 P_2 P_3$                 | S <sub>2</sub> S <sub>3</sub> |
| 4. Analysis and synthesis of sequential logic systems    | Τ <sub>8</sub> Τ <sub>9</sub> Τ <sub>10</sub> | P <sub>4</sub> P <sub>5</sub> | S4                            |
| 5. The Von Neumann model for computers                   | T <sub>10</sub>                               |                               |                               |
| 6. The processor subsystem                               | $T_{11} T_{12} T_{13}$                        | P6 P7                         | $S_5 S_6$                     |

The face-to-face sessions in the classroom are organized as follows:

The expected deliveries will be in the seven sessions of the laboratory and the six sessions of the seminar.

The estimated hours of dedication are:

|                                                          | Activities in the<br>classroom |            | Activities outside<br>the classroom |                             | Evaluation                     |      |
|----------------------------------------------------------|--------------------------------|------------|-------------------------------------|-----------------------------|--------------------------------|------|
|                                                          | Big group                      | Laboratory | Seminar                             | Preparation<br>of practices | Personal study<br>and problems | Exam |
| Introduction                                             | 1                              |            |                                     |                             |                                |      |
| 1. Binary representation of the information              | 1                              |            | 1                                   |                             | 3                              |      |
| 2. Boolean algebra and logic gates                       | 2                              |            | 1                                   |                             | 3                              |      |
| 3. Analysis and synthesis of combinational logic systems |                                |            |                                     |                             |                                |      |
| Veitch-Karnaugh<br>Diagrams                              | 4                              | 2          | 2                                   |                             | 10                             |      |
| Functional blocks                                        | 5                              | 4          | 2                                   | 6                           | 14                             |      |
| 4. Analysis and synthesis of sequential logic systems    | 5                              | 4          | 2                                   | 6                           | 16                             |      |
| 5. The Von Neumann model for computers                   | 1                              |            |                                     |                             | 1                              |      |
| 6. The processor subsystem                               | 7                              | 4          | 4                                   | 6                           | 25                             |      |
| Evaluation                                               |                                |            |                                     |                             | 4                              | 4    |
| Total                                                    | 26                             | 14         | 12                                  | 18                          | 76                             | 4    |

Total: 150

- 9. Sources of information and didactic resources
- 9.1 Sources of information for learning. Basic bibliography (paper and electronic support)
  - ANGULO, J.M.: *Sistemas digitales y tecnología de computadores*. Ed. Thompson, 2002
  - LLORIS, A.; PRIETO, A.: Diseño lógico. Ed. McGraw-Hill, 1996.
  - HERMIDA, R.: Fundamentos de computadores. Madrid: Síntesis, 1998.
- 9.2 Sources of information for learning. Complementary bibliography (paper and electronic support)
  - GAJSKI, D. D.: Principios de diseño digital. Ed. Prentice-Hall, 1997.
- 9.3 Teaching resources. Teaching material of the subject
  - Collection of problems
  - Notes for the exam